## **Serial Communication Blocks (SCB)**

This product line has 13 SCBs:

- Eight can implement either I2C, UART, or SPI.
- Four can implement either I2C or UART.
- One SCB (SCB #8) can operate in system Deep Sleep mode with an external clock; this SCB can be either SPI slave or I2C slave.

**I2C Mode:** The SCB can implement a full multi-master and slave interface (it is capable of multimaster arbitration). This block can operate at speeds of up to 1 Mbps (Fast Mode Plus). It also supports EZI2C, which creates a mailbox address range and effectively reduces I2C communication to reading from and writing to an array in memory. The SCB supports a 256-byte FIFO for receive and transmit.

The I2C peripheral is compatible with I2C standard-mode, Fast Mode, and Fast Mode Plus devices as defined in the NXP I 2C-bus specification and user manual (UM10204). The I2C bus I/O is implemented with GPIO in open-drain modes.

The port 1 pins are capable of overvoltage-tolerant (OVT) operation, where the input voltage may be higher than VDDD. OVT pins are commonly used with I2C, to allow powering the chip OFF while maintaining a physical connection to an operating I2C bus without affecting its functionality.

|      | pl[6]:5                          | mpl[23]:1                        |                   | 9                       |  |  | cts:1                     |                                   | lect0:1                      |  |
|------|----------------------------------|----------------------------------|-------------------|-------------------------|--|--|---------------------------|-----------------------------------|------------------------------|--|
| P5.0 | tcpwm[0].<br>line[4]:0           | tcpwm[1]<br>.line[4]:0           | csd.csd<br>_tx:30 | csd.csd<br>_tx_n:3<br>0 |  |  | scb[5]<br>.uart_<br>rx:0  | scb[5].<br>i <b>2c_</b> scl<br>:0 | scb[5].<br>spi_m<br>osi:0    |  |
| P5.1 | tcpwm[0].<br>line_com<br>pl[4]:0 | tcpwm[1]<br>.line_co<br>mpl[4]:0 | csd.csd<br>_tx:31 | csd.csd<br>_tx_n:3<br>1 |  |  | scb[5]<br>.uart_<br>tx:0  | scb[5].<br>i2c_sd<br>a:0          | scb[5].<br>spi_mi<br>so:0    |  |
| P5.2 | tcpwm[0].<br>line[5]:0           | tcpwm[1]<br>.line[5]:0           | csd.csd<br>_tx:32 | csd.csd<br>_tx_n:3<br>2 |  |  | scb[5]<br>.uart_<br>rts:0 |                                   | scb[5].<br>spi_cl<br>k:0     |  |
| P5.3 | tcpwm[0].<br>line_com<br>pl[5]:0 | tcpwm[1]<br>.line_co<br>mpl[5]:0 | csd.csd<br>_tx:33 | csd.csd<br>_tx_n:3      |  |  | scb[5]<br>.uart_<br>cts:0 |                                   | scb[5].<br>spi_se<br>lect0:0 |  |

**Table 8. Multiple Alternate Functions** (continued)

| Port/<br>Pin | ACT #0                           | ACT #1                           | ACT #2            | ACT #3                  | DS #2 | DS #3 | ACT<br>#4 | ACT<br>#5 | ACT<br>#6                      | ACT<br>#7                 | ACT<br>#8                    | AC<br>#S |
|--------------|----------------------------------|----------------------------------|-------------------|-------------------------|-------|-------|-----------|-----------|--------------------------------|---------------------------|------------------------------|----------|
| P5.4         | tcpwm[0].<br>line[6]:0           | tcpwm[1]<br>.line[6]:0           | csd.csd<br>_tx:34 | csd.csd<br>_tx_n:3<br>4 |       |       |           |           | scb[1<br>0].uar<br>t_rx:0      | scb[10<br>].i2c_s<br>cl:0 | scb[5].<br>spi_se<br>lect1:0 |          |
| P5.5         | tcpwm[0].<br>line_com<br>pl[6]:0 | tcpwm[1]<br>.line_co<br>mpl[6]:0 | csd.csd<br>_tx:35 | csd.csd<br>_tx_n:3<br>5 |       |       |           |           | scb[1<br>0].uar<br>t_tx:0      | scb[10<br>].i2c_s<br>da:0 | scb[5].<br>spi_se<br>lect2:0 |          |
| P5.6         | tcpwm[0].<br>line[7]:0           | tcpwm[1]<br>.line[7]:0           | csd.csd<br>_tx:36 | csd.csd<br>_tx_n:3<br>6 |       |       |           |           | scb[1<br>0].uar<br>t_rts:<br>0 |                           | scb[5].<br>spi_se<br>lect3:0 |          |
| P5.7         | tcpwm[0].<br>line_com<br>pl[7]:0 | tcpwm[1]<br>.line_co<br>mpl[7]:0 | csd.csd<br>_tx:37 | csd.csd<br>_tx_n:3<br>7 |       |       |           |           | scb[1<br>0].uar<br>t_cts:<br>0 |                           | scb[3].<br>spi_se<br>lect3:0 |          |

|      | 1                                |                                   |                   | 1                       | 1                        |   | 1 | U                        | 1                        | - 1                       | 1  |
|------|----------------------------------|-----------------------------------|-------------------|-------------------------|--------------------------|---|---|--------------------------|--------------------------|---------------------------|----|
| P6.0 | tcpwm[0].<br>line[0]:1           | tcpwm[1]<br>.line[8]:0            | csd.csd<br>_tx:38 | csd.csd<br>_tx_n:3<br>8 | scb[8].<br>i2c_scl<br>:0 |   |   | scb[3]<br>.uart_<br>rx:0 | scb[3<br>i2c_s<br>:0     |                           | m  |
| P6.1 | tcpwm[0].<br>line_com<br>pl[0]:1 | tcpwm[1]<br>.line_co<br>mpl[8]:0  | csd.csd<br>_tx:39 | csd.csd<br>_tx_n:3      | scb[8].<br>i2c_sd<br>a:0 | 1 |   | scb[3]<br>.uart_<br>tx:0 | scb[3<br>i2c_s<br>a:0    | d spi_                    | mi |
| P6.2 | tcpwm[0].<br>line[1]:1           | tcpwm[1]<br>.line[9]:0            | csd.csd<br>_tx:40 | csd.csd<br>_tx_n:4      |                          |   |   | scb[3]<br>.uart_         |                          | scb[<br>spi_              |    |
| P6.4 | tcpwm[0].<br>line[2]:1           | tcpwm[1]<br>.line[10]:<br>0       | csd.csd<br>_tx:42 | csd.csd<br>_tx_n:4<br>2 | scb[8].<br>i2c_scl<br>:1 |   |   |                          | scb[6].<br>i2c_scl<br>:2 | scb[6].<br>spi_m<br>osi:2 |    |
| P6.5 | tcpwm[0].<br>line_com<br>pl[2]:1 | tcpwm[1]<br>.line_co<br>mpl[10]:0 | csd.csd<br>_tx:43 | csd.csd<br>_tx_n:4<br>3 | scb[8].<br>i2c_sd<br>a:1 |   |   |                          | scb[6].<br>i2c_sd<br>a:2 | scb[6].<br>spi_mi<br>so:2 |    |

# Table 8. Multiple Alternate Functions (continued)

| Port/<br>Pin | ACT #0                           | ACT #1                            | ACT #2            | ACT #3                   | DS #2 | DS #3              | ACT<br>#4 | ACT<br>#5 | ACT<br>#6                | ACT<br>#7                | ACT<br>#8                 | A(  |
|--------------|----------------------------------|-----------------------------------|-------------------|--------------------------|-------|--------------------|-----------|-----------|--------------------------|--------------------------|---------------------------|-----|
| P7.0         | tcpwm[0].<br>line[4]:1           | tcpwm[1]<br>.line[12]:<br>0       | csd.csd<br>_tx:46 | csd.csd<br>_tx_n:4<br>6  |       |                    |           |           | scb[4]<br>.uart_<br>rx:1 | scb[4].<br>i2c_scl<br>:1 | scb[4].<br>spi_m<br>osi:1 |     |
| P7.1         | tcpwm[0].<br>line_com<br>pl[4]:1 | tcpwm[1]<br>.line_co<br>mpl[12]:0 | csd.csd<br>_tx:47 | csd.csd<br>_tx_n:4<br>_7 |       |                    |           |           | scb[4]<br>.uart_<br>tx:1 | scb[4].<br>i2c_sd<br>a:1 | scb[4].<br>spi_mi<br>so:1 |     |
| D7.0         |                                  |                                   |                   |                          |       | <del>   </del><br> | 1         |           |                          | <del>   </del><br>       |                           | -   |
| P8.0         | tcpwm[0]<br>line[0]:2            |                                   | -                 |                          | 1     |                    |           |           | scb[4]<br>.uart_<br>rx:0 | scb[4].<br>i2c_scl<br>:0 |                           | - 1 |
| P8.1         | tcpwm[0]<br>line_com<br>pl[0]:2  |                                   | _tx:55            |                          | 1     |                    |           |           | scb[4]<br>.uart_<br>tx:0 | scb[4].<br>i2c_sd<br>a:0 |                           |     |
| P8.2         | tcpwm[0]                         | . tcpwm[1                         | 1 csd.csd         | csd.csd                  |       | Ipcom              |           |           | scb[4]                   |                          | scb[4].                   |     |

# Table 8. Multiple Alternate Functions (continued)

| Port/<br>Pin | ACT #0                           | ACT #1                            | ACT #2            | ACT #3                  | DS #2 | DS #3 | ACT<br>#4 | ACT<br>#5 | ACT<br>#6                 | ACT<br>#7                          | ACT<br>#8                    | AC1<br>#9 |
|--------------|----------------------------------|-----------------------------------|-------------------|-------------------------|-------|-------|-----------|-----------|---------------------------|------------------------------------|------------------------------|-----------|
| P8.4         | tcpwm[0].<br>line[2]:2           | tcpwm[1]<br>.line[18]:<br>0       | csd.csd<br>_tx:58 | csd.csd<br>_tx_n:5<br>8 |       |       |           |           | scb[1<br>1].uar<br>t_rx:0 | scb[11<br>].i <b>2c_</b> s<br>cl:0 | scb[4].<br>spi_se<br>lect1:0 |           |
| P8.5         | tcpwm[0].<br>line_com<br>pl[2]:2 | tcpwm[1]<br>.line_co<br>mpl[18]:0 | csd.csd<br>_tx:59 | csd.csd<br>_tx_n:5      |       |       |           |           | scb[1<br>1].uar<br>t_tx:0 | scb[11<br>].i2c_s<br>da:0          | scb[4].<br>spi_se<br>lect2:0 |           |
| D8 6         | tenwm[0]                         | tenwm[1]                          | ced ced           | ced ced                 |       |       |           |           | 0                         | l<br>                              | ech[4]                       | l<br>     |
| P9.0         | tcpwm[0].<br>line[4]:2           | tcpwm[1]<br>.line[20]:<br>0       | csd.csd<br>_tx:62 | csd.csd<br>_tx_n:6<br>2 | - 1   |       |           |           | scb[<br>.uar<br>rx:0      | t_ i2c_s                           | scl spi                      | m         |
| P9.1         | tcpwm[0].<br>line_com<br>pl[4]:2 | tcpwm[1]<br>.line_co<br>mpl[20]:0 | csd.csd<br>_tx:63 | csd.csd<br>_tx_n:6<br>3 | - 1   |       |           |           | scb[<br>.uar<br>tx:0      | t_ i2c_                            | sd spi_                      | mi        |

|     | pl[0]:6                | mpl[1]:2                    | _(x.09            | _tx_11.0<br>9           |  |  |                          |                          |                           |  |
|-----|------------------------|-----------------------------|-------------------|-------------------------|--|--|--------------------------|--------------------------|---------------------------|--|
| P10 | .0 tcpwm[0]. line[6]:2 | tcpwm[1]<br>.line[22]:<br>0 | csd.csd<br>_tx:70 | csd.csd<br>_tx_n:7<br>0 |  |  | scb[1]<br>.uart_<br>rx:1 | scb[1].<br>i2c_scl<br>:1 | scb[1].<br>spi_m<br>osi:1 |  |

Document Number: 002-23185 Rev. \*R



## **Table 8. Multiple Alternate Functions** (continued)

| Port/<br>Pin | ACT #0                           | ACT #1                            | ACT #2            | ACT #3             | DS #2 | DS #3 | ACT<br>#4 | ACT<br>#5 | ACT<br>#6                | ACT<br>#7                | ACT<br>#8                 | A |
|--------------|----------------------------------|-----------------------------------|-------------------|--------------------|-------|-------|-----------|-----------|--------------------------|--------------------------|---------------------------|---|
| P10.1        | tcpwm[0].<br>line_com<br>pl[6]:2 | tcpwm[1]<br>.line_co<br>mpl[22]:0 | csd.csd<br>_tx:71 | csd.csd<br>_tx_n:7 |       |       |           |           | scb[1]<br>.uart_<br>tx:1 | scb[1].<br>i2c_sd<br>a:1 | scb[1].<br>spi_mi<br>so:1 |   |

|          |       | P1[1].V                          | mpi[e].e                         | 1                 |                         | 1        |          | 1        | 1                            | 1                        | 1                        |                           |
|----------|-------|----------------------------------|----------------------------------|-------------------|-------------------------|----------|----------|----------|------------------------------|--------------------------|--------------------------|---------------------------|
|          | P11.0 | tcpwm[0].<br>line[1]:3           | tcpwm[1]<br>.line[1]:1           | csd.csd<br>_tx:78 | csd.csd<br>_tx_n:7<br>8 |          |          |          | smif.<br>spi_s<br>elect<br>2 | scb[5]<br>.uart_<br>rx:1 | scb[5].<br>i2c_scl<br>:1 | scb[5].<br>spi_m<br>osi:1 |
|          | P11.1 | tcpwm[0].<br>line_com<br>pl[1]:3 |                                  | csd.csd<br>_tx:79 | csd.csd<br>_tx_n:7      |          |          |          | smif.<br>spi_s<br>elect<br>1 | scb[5]<br>.uart_<br>tx:1 | scb[5].<br>i2c_sd<br>a:1 | scb[5].<br>spi_mi<br>so:1 |
| $\vdash$ |       | '                                | '                                | '                 | <u>'</u>                | <u>'</u> | <u>'</u> | <u>'</u> | '                            | <u>'</u>                 | <u>'</u>                 | <u>' '</u>                |
|          | P12.0 | tcpwm[0].<br>line[4]:3           | tcpwm[1]<br>.line[4]:1           | csd.csd<br>_tx:85 | csd.csd<br>_tx_n:8<br>5 |          |          |          | smif.<br>spi_<br>data<br>4   | scb[6]<br>.uart_<br>rx:0 | scb[6].<br>i2c_scl<br>:0 | scb[6].<br>spi_m<br>osi:0 |
| -        | P12.1 | tcpwm[0].<br>line_com<br>pl[4]:3 | tcpwm[1]<br>.line_co<br>mpl[4]:1 | csd.csd<br>_tx:86 | csd.csd<br>_tx_n:8<br>6 |          |          |          | smif.<br>spi_<br>data<br>5   | scb[6]<br>.uart_<br>tx:0 | scb[6].<br>i2c_sd<br>a:0 | scb[6].<br>spi_mi<br>so:0 |

|       | pl[7]:3                | mpl[7]:1               |                   | 2                       |  |  |                          |                          | L |
|-------|------------------------|------------------------|-------------------|-------------------------|--|--|--------------------------|--------------------------|---|
| P13.0 | tcpwm[0].<br>line[0]:4 | tcpwm[1]<br>.line[8]:1 | csd.csd<br>_tx:93 | csd.csd<br>_tx_n:9<br>3 |  |  | scb[6]<br>.uart_<br>rx:1 | scb[6].<br>i2c_scl<br>:1 |   |

Document Number: 002-23185 Rev. \*R



Table 8. Multiple Alternate Functions (continued)

|      | ort/<br>Pin | ACT #0                           | ACT #1                            | ACT #2            | ACT #3                  | DS #2 | DS# | 3 ACT | ACT<br>#5 | ACT<br>#6                 | ACT<br>#7                 |                   |
|------|-------------|----------------------------------|-----------------------------------|-------------------|-------------------------|-------|-----|-------|-----------|---------------------------|---------------------------|-------------------|
| P1   | 13.1        | tcpwm[0].<br>line_com<br>pl[0]:4 | tcpwm[1]<br>.line_co<br>mpl[8]:1  | csd.csd<br>_tx:94 | csd.csd<br>_tx_n:9<br>4 |       |     |       |           | scb[6]<br>.uart_<br>tx:1  | scb[6]<br>i2c_sc<br>a:1   | '                 |
| P13. |             | cpwm[0].<br>line[2]:4            | tcpwm[1]<br>.line[10]:            | csd.csd<br>_tx:97 | csd.csd<br>_tx_n:9<br>7 |       |     |       |           | scb[1<br>2].uar<br>t_rx:0 | scb[12<br>].i2c_s<br>cl:0 | sch<br>spi<br>lec |
| P13. |             | cpwm[0].<br>ine_com<br>pl[2]:4   | tcpwm[1]<br>.line_co<br>mpl[10]:1 | csd.csd<br>_tx:98 | csd.csd<br>_tx_n:9<br>8 |       |     |       |           | scb[1<br>2].uar<br>t_tx:0 | scb[12<br>].i2c_s<br>da:0 | sch<br>spi<br>lec |

## **Architectural TRM: -**

#### 28. Serial Communications Block (SCB)

The Serial Communications Block (SCB) supports three serial communication protocols: Serial Peripheral Interface (SPI), Universal Asynchronous Receiver Transmitter (UART), and Inter Integrated Circuit (I2C or IIC). Only one of the protocols is supported by an SCB at any given time. The number of SCBs in a PSoC 6 MCU varies by part number; consult the PSoC 61 datasheet/PSoC 62 datasheet to determine number of SCBs and the SCB pin locations. Not all SCBs support all three modes (SPI, UART, and I2C); consult the PSoC 61 datasheet/PSoC 62 datasheet to determine which modes are supported by which SCBs. Not all SCBs operate in deep sleep, consult the PSoC 61 datasheet/PSoC 62 datasheet to determine which SCBs operate in deep sleep.

#### 28.1 Features

The SCB supports the following features:

- Standard SPI master and slave functionality with Motorola, Texas Instruments, and National Semiconductor protocols
- Standard UART functionality with SmartCard reader, Local Interconnect Network (LIN), and IrDA protocols
  - ☐ Standard LIN slave functionality with LIN v1.3 and LIN v2.1/2.2 specification compliance
- Standard I2C master and slave functionality

- Trigger outputs for connection to DMA
- Multiple interrupt sources to indicate status of FIFOs and transfers
- Features available only on Deep Sleep-capable SCB:

| ☐ EZ mode for SPI and I2C slaves; allows for operation without CPU intervention    |     |
|------------------------------------------------------------------------------------|-----|
| ☐ CMD_RESP mode for SPI and I2C slaves; allows for operation without CPU intervent | ion |
| ☐ Low-power (Deep Sleep) mode of operation for SPI and I2C slaves (using external  |     |
| <mark>clocking)</mark>                                                             |     |

☐ Deep Sleep wakeup on I2C slave address match or SPI slave selection

#### 28.2.1.1 FIFO Mode

In this mode the RAM is split into two 128-byte FIFOs, one for transmit (TX) and one for receive (RX). The FIFOs can be configured to be 8 bits x 128 elements or 16 bits x 64 elements; this is done by setting the BYTE\_MODE bit in the SCB control register.

FIFO mode of operation is available only in Active and Sleep power modes. However, the I2C address or SPI slave select can be used to wake the device from Deep Sleep on the Deep Sleep-capable SCB. Statuses are provided for both the RX and TX FIFOs. There are multiple interrupt sources available, which indicate the status of the FIFOs, such as full or empty; see "SCB Interrupts" on page 368.

#### 28.2.1.2 EZ Mode

In easy (EZ) mode the RAM is used as a single 256-byte buffer. The external master sets a base address and reads and writes start from that base address.

EZ Mode is available only for SPI slave and I2C slave. It is available only on the Deep Sleep capable SCB.

EZ mode is available in Active, Sleep, and Deep Sleep power modes.

**Note**: This document discusses hardware implementation of the EZ mode; for the firmware implementation, see the PDL.

#### 28.2.1.3 CMD RESP Mode

Command Response (CMD\_RESP) mode is similar to EZ mode except that the base address is provided by the CPU not the external master.

MD\_RESP mode is available only for SPI slave and I2C slave. It is available only on the Deep Sleep-capable SCB.

CMD\_RESP mode operation is available in Active, Sleep, and Deep Sleep power modes.

## 28.2.2 Clocking Modes

The SCB can be clocked either by an internal clock provided by the peripheral clock dividers (referred to as clk\_scb in this document), or it can be clocked by the external master.

- UART, SPI master, and I2C master modes must use clk scb.
- Only SPI slave and I2C slave can use the clock from an external master, and only the Deep Sleep capable SCB supports this.

Internally- and externally-clocked slave functionality is determined by two register fields of the SCB CTRL register:

- EC\_AM\_MODE indicates whether SPI slave selection or I 2C address matching is internally ('0') or externally ('1') clocked.
- EC\_OP\_MODE indicates whether the rest of the protocol operation (besides SPI slave selection and I2C address matching) is internally ('0') or externally ('1') clocked.

## Notes:

■ FIFO mode supports an internally- or externally-clocked address match (EC\_AM\_MODE is '0' or

- '1'); however, data transfer must be done with internal clocking. (EC\_OP\_MODE is '1').
- EZ and CMD\_RESP modes are supported with externally clocked operation (EC\_OP\_MODE is '1').

Table 28-1 provides an overview of the clocking and buffer modes supported for each communication mode.

Table 28-1. Clock Mode Compatibility

|                               | Inte | ernally clocked | (IC)     |                  | ernally clocked (<br>ep Sleep SCB o | •        |
|-------------------------------|------|-----------------|----------|------------------|-------------------------------------|----------|
|                               | FIFO | EZ              | CMD_RESP | FIFO             | EZ                                  | CMD_RESP |
| I <sup>2</sup> C master       | Yes  | No              | No       | No               | No                                  | No       |
| I <sup>2</sup> C slave        | Yes  | Yes             | No       | Yes <sup>a</sup> | Yes                                 | Yes      |
| I <sup>2</sup> C master-slave | Yes  | No              | No       | No               | No                                  | No       |
| SPI master                    | Yes  | No              | No       | No               | No                                  | No       |
| SPI slave                     | Yes  | Yes             | No       | Yes <sup>b</sup> | Yes                                 | Yes      |
| UART transmitter              | Yes  | No              | No       | No               | No                                  | No       |
| UART receiver                 | Yes  | No              | No       | No               | No                                  | No       |

- a. In Deep Sleep mode the external-clocked logic can handle slave address matching, it then triggers an interrupt to wake up the CPU. The slave can be programmed to stretch the clock, or NACK until internal logic takes over. This applies only to the Deep Sleep-capable SCB.
- b. In Deep Sleep mode the external-clocked logic can handle slave selection detection, it then triggers an interrupt to wake up the CPU. Writes will be ignored and reads will return 0xFF until internal logic takes over. This applies only to the Deep Sleep-capable SCB.

Table 28-2. Clock Configuration and Mode support

| Mode          | EC_AM_MODE is '0';<br>EC_OP_MODE is '0' | 'EC_AM_MODE is '1';<br>EC_OP_MODE is '0' | 'EC_AM_MODE is '1';<br>EC_OP_MODE is '1' |
|---------------|-----------------------------------------|------------------------------------------|------------------------------------------|
| FIFO mode     | Yes                                     | Yes                                      | No                                       |
| EZ mode       | Yes                                     | Yes                                      | Yes                                      |
| CMD_RESP mode | No                                      | No                                       | Yes                                      |